# 4 Mbit (128K x 36) Pipelined Sync SRAM #### **Features** - Fully registered inputs and outputs for Pipelined Operation - 128K x 36 common I/O architecture - 3.3V core Power Supply (V<sub>DD</sub>) - 2.5V/3.3V I/O Power Supply (V<sub>DDO</sub>) - Fast clock to output times: 2.6 ns (for 250 MHz device) - User Selectable Burst Counter supporting Intel Pentium interleaved or Linear Burst Sequences - Separate Processor and Controller Address strobes - Synchronous Self Timed Writes - Asynchronous output enable - Offered in Pb-free 100-Pin TQFP, Pb-free and non Pb-free 119-Ball BGA package, and 165-Ball FBGA package - "ZZ" Sleep Mode option and Stop Clock option - Available in Industrial and Commercial Temperature Ranges ### **Functional Description** The CY7C1347G<sup>[1]</sup> is a 3.3V, 128K x 36 synchronous pipelined SRAM designed to support zero-wait-state secondary cache with minimal glue logic. CY7C1347G IO pins can operate at either the 2.5V or the 3.3V level. The IO pins are 3.3V tolerant when $V_{DDO} = 2.5V$ . All synchronous inputs pass through input registers controlled by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock. Maximum access delay from the clock rise is 2.6 ns (250 MHz device). CY7C1347G supports either the interleaved burst sequence used by the Intel Pentium processor or a linear burst sequence used by processors such as the PowerPC. The burst sequence is selected through the MODE pin. Accesses can be initiated by asserting either the Address Strobe from Processor (ADSP) or the Address Strobe from Controller (ADSC) at clock rise. Address advancement through the burst sequence is controlled by the ADV input. A 2 bit on-chip wraparound burst counter captures the first address in a burst sequence and automatically increments the address for the rest of the burst access. $\underline{\mathsf{Byte}}$ write operations are qualified with the <u>four</u> Byte Write Select $(\overline{\mathsf{BW}}_{[A:D]})$ inputs. A Global Write Enable ( $\overline{\mathsf{GW}}$ ) overrides all byte write inputs and writes data to all four bytes. All writes are conducted with on-chip synchronous self timed write circuitry. Three synchronous Chip Selects $(\overline{CE}_1, CE_2, \overline{CE}_3)$ and an asynchronous Output Enable $(\overline{OE})$ provide for easy bank selection and output tristate control. To provide proper data during depth expansion, $\overline{OE}$ is masked during the first clock of a read cycle when emerging from a deselected state. #### **Selection Guide** | Description | 250 MHz | 200 MHz | 166 MHz | 133 MHz | Unit | |------------------------------|---------|---------|---------|---------|------| | Maximum Access Time | 2.6 | 2.8 | 3.5 | 4.0 | ns | | Maximum Operating Current | 325 | 265 | 240 | 225 | mA | | Maximum CMOS Standby Current | 40 | 40 | 40 | 40 | mA | ..... Note <sup>1.</sup> For best practice recommendations, refer to the Cypress application note AN1064, SRAM System Guidelines. # **Logic Block Diagram** ## **Pin Configurations** Figure 1. 100-Pin TQFP Pinout # **Pin Configurations** Figure 2. 119-Ball BGA Pinout | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |-------------|-----------|-----------------|-----------------------------|-----------------|-------------------|------------------|--------------------| | Α | $V_{DDQ}$ | Α | Α | ADSP | Α | Α | $V_{\mathrm{DDQ}}$ | | В | NC/288M | CE <sub>2</sub> | Α | ADSC | Α | CE <sub>3</sub> | NC/576M | | C | NC/144M | Α | Α | $V_{DD}$ | Α | Α | NC/1G | | D | $DQ_C$ | $DQP_C$ | $V_{SS}$ | NC | $V_{SS}$ | $DQP_B$ | $DQ_B$ | | Е | $DQ_C$ | $DQ_C$ | $V_{SS}$ | CE <sub>1</sub> | $V_{SS}$ | $DQ_B$ | $DQ_B$ | | F | $V_{DDQ}$ | $DQ_C$ | $V_{SS}$ | OE | $V_{SS}$ | $DQ_B$ | $V_{DDQ}$ | | G | $DQ_C$ | $DQ_C$ | $\overline{\sf BW}_{\sf C}$ | ADV | $\overline{BW}_B$ | $DQ_B$ | $DQ_B$ | | Н | $DQ_C$ | $DQ_C$ | $V_{SS}$ | GW | $V_{SS}$ | $DQ_B$ | $DQ_B$ | | J | $V_{DDQ}$ | $V_{DD}$ | NC | $V_{DD}$ | NC | $V_{DD}$ | $V_{DDQ}$ | | K | $DQ_D$ | $DQ_D$ | $V_{SS}$ | CLK | $V_{SS}$ | $DQ_A$ | $DQ_A$ | | <b>ـ</b> ـا | $DQ_D$ | $DQ_D$ | BW <sub>D</sub> | NC | $\overline{BW}_A$ | $DQ_A$ | $DQ_A$ | | М | $V_{DDQ}$ | $DQ_D$ | $V_{SS}$ | BWE | $V_{SS}$ | $DQ_A$ | $V_{\mathrm{DDQ}}$ | | N | $DQ_D$ | $DQ_D$ | $V_{SS}$ | A1 | $V_{SS}$ | $DQ_A$ | $DQ_A$ | | Р | $DQ_D$ | $DQP_D$ | $V_{SS}$ | A0 | $V_{SS}$ | DQP <sub>A</sub> | DQ <sub>A</sub> | | R | NC | Α | MODE | $V_{DD}$ | NC | Α | NC | | T | NC | NC/72M | Α | Α | Α | NC/36M | ZZ | | U | $V_{DDQ}$ | NC | NC | NC | NC | NC | $V_{DDQ}$ | Figure 3. 165-Ball FBGA Pinout | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|------------------|-----------------|-----------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------|-----------------|------------------| | Α | NC/288M | Α | CE1 | BW <sub>C</sub> | BW <sub>B</sub> | CE <sub>3</sub> | BWE | ADSC | ADV | Α | NC | | В | NC/144M | Α | CE2 | BW <sub>D</sub> | BW <sub>A</sub> | CLK | GW | ŌĒ | ADSP | Α | NC/576M | | С | DQP <sub>C</sub> | NC | $V_{DDQ}$ | $V_{SS}$ | $V_{SS}$ | V <sub>SS</sub> | $V_{SS}$ | $V_{SS}$ | $V_{DDQ}$ | NC/1G | DQP <sub>B</sub> | | D | $DQ_C$ | $DQ_C$ | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | $DQ_B$ | $DQ_B$ | | E | $DQ_C$ | $DQ_C$ | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQ <sub>B</sub> | DQ <sub>B</sub> | | F | $DQ_C$ | $DQ_C$ | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | V <sub>SS</sub> | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQ <sub>B</sub> | DQ <sub>B</sub> | | G | $DQ_C$ | $DQ_C$ | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | $DQ_B$ | $DQ_B$ | | Н | NC | V <sub>SS</sub> | NC | $V_{DD}$ | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | $V_{DD}$ | NC | NC | ZZ | | J | $DQ_D$ | $DQ_D$ | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | $DQ_A$ | $DQ_A$ | | K | $DQ_D$ | $DQ_D$ | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | $DQ_A$ | $DQ_A$ | | L | $DQ_D$ | $DQ_D$ | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | $DQ_A$ | $DQ_A$ | | M | $DQ_D$ | $DQ_D$ | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | $DQ_A$ | $DQ_A$ | | N | DQP <sub>D</sub> | NC | $V_{DDQ}$ | V <sub>SS</sub> | NC | NC/18M | V <sub>SS</sub> | V <sub>SS</sub> | $V_{DDQ}$ | NC | DQP <sub>A</sub> | | Р | NC | NC/72M | Α | Α | NC | A1 | NC | Α | Α | Α | NC/9M | | R | MODE | NC/36M | А | Α | NC | A0 | NC | А | А | Α | Α | # **Pin Definitions** | Name | I/O | Description | |--------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>0</sub> ,A <sub>1</sub> ,A | Input-<br>Synchronous | Address Inputs Used to Select One of the 128K Address Locations. Sampled at the rising edge of the CLK if ADSP or ADSC is active LOW, and CE <sub>1</sub> , CE <sub>2</sub> , and CE <sub>3</sub> are sampled active. A <sub>[1:0]</sub> feeds the 2 bit counter. | | BW <sub>A</sub> , BW <sub>B</sub> , | Input-<br>Synchronous | Byte Write Select Inputs, Active LOW. Qualified with BWE to conduct byte writes to the SRAM. Sampled on the rising edge of CLK. | | GW | Input-<br>Synchronous | Global Write Enable Input, Active LOW. When asserted LOW on the <u>rising</u> edge of CLK, a global write is conducted (ALL bytes are written, regardless of the values on BW <sub>[A:D]</sub> and BWE). | | BWE | Input-<br>Synchronous | Byte Write Enable Input, Active LOW. Sampled on the rising edge of CLK. This signal must be asserted LOW to conduct a byte write. | | CLK | Input-Clock | <b>Clock Input</b> . <u>Used</u> to capture all synchronous inputs to the device. Also used to increment the burst counter when $\overline{ADV}$ is asserted LOW, during a burst operation. | | CE <sub>1</sub> | Input-<br>Synchronous | Chip Enable 1 Input, Active LOW. Sampled on the rising edge of CLK. Used in conjunction with $CE_2$ and $\overline{CE}_3$ to select or deselect the device. $\overline{ADSP}$ is ignored if $\overline{CE}_1$ is HIGH. $\overline{CE}_1$ is sampled only when a new external address is loaded. | | CE <sub>2</sub> | Input-<br>Synchronous | Chip Enable 2 Input, Active HIGH. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\text{CE}}_1$ and $\overline{\text{CE}}_3$ to select or deselect the device. $\overline{\text{CE}}_2$ is sampled only when a new external address is loaded. | | CE <sub>3</sub> | Input-<br>Synchronous | Chip Enable 3 Input, Active LOW. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\text{CE}}_1$ and $\text{CE}_2$ to select or deselect the device. $\text{CE}_3$ is sampled only when a new external address is loaded. | | ŌĒ | Input-<br>Asynchronous | Output Enable, Asynchronous Input, Active LOW. Controls the direction of the IO pins. When LOW, the IO pins behave as outputs. When deasserted HIGH, IO pins are tristated, and act as input data pins. OE is masked during the first clock of a read cycle when emerging from a deselected state. | | ADV | Input-<br>Synchronous | Advance Input Signal, Sampled on the Rising Edge of CLK. When asserted, it automatically increments the address in a burst cycle. | | ADSP | Input-<br>Synchronous | Address Strobe from Processor, Sampled on the Rising Edge of CLK. When asserted LOW, addresses presented to the device are captured in the address registers. $A_{[1:0]}$ are also loaded into the burst counter. When $\overline{ADSP}$ and $\overline{ADSC}$ are both asserted, only $\overline{ADSP}$ is recognized. $\overline{ASDP}$ is ignored when $\overline{CE}_1$ is deasserted HIGH. | | ADSC | Input-<br>Synchronous | Address Strobe from Controller, Sampled on the Rising Edge of CLK. When asserted LOW, addresses presented to the device are captured in the address registers. A <sub>[1:0]</sub> are also loaded into the burst counter. When ADSP and ADSC are both asserted, only ADSP is recognized. | | ZZ | Input-<br>Asynchronous | <b>ZZ "Sleep" Input.</b> This active HIGH input places the device in a non-time-critical "sleep" condition with data integrity preserved. During normal operation, this pin must be LOW or left floating. ZZ pin has an internal pull down. | | DQ <sub>A</sub> , DQ <sub>B</sub><br>DQ <sub>C</sub> , DQ <sub>D</sub><br>DQP <sub>A</sub> , DQP <sub>B</sub> ,<br>DQP <sub>C</sub> , DQP <sub>D</sub> | IO-<br>Synchronous | Bidirectional Data IO Lines. As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by the addresses presented during the previous clock rise of the read cycle. The direction of the pins is controlled by OE. When OE is asserted LOW, the pins behave as outputs. When HIGH, DQs and DQPs are placed in a tristate condition. | | $V_{DD}$ | Power Supply | Power Supply Inputs to the Core of the Device | | V <sub>SS</sub> | Ground | Ground for the Core of the Device | | $V_{DDQ}$ | IO Power Supply | Power Supply for the IO circuitry | | $V_{SSQ}$ | IO Ground | Ground for the IO circuitry | | MODE | Input-<br>Static | <b>Selects Burst Order</b> . When tied to GND selects linear burst sequence. When tied to V <sub>DDQ</sub> or left floating selects interleaved burst sequence. This is a strap pin and must remain static during device operation. Mode pin has an internal pull up. | | NC, NC/9M,<br>NC/18M,<br>NC/36M,<br>NC/72M,<br>NC/144M,<br>NC/288M,<br>NC/576M,<br>NC/1G | _ | <b>No Connects</b> . Not internally connected to the die. NC/9M, NC/18M, NC/36M, NC/72M, NC/144M, NC/288M, NC/576M, and NC/1G are address expansion pins that are not internally connected to the die. | Document #: 38-05516 Rev. \*G #### **Functional Overview** All synchronous inputs pass through input registers controlled by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock. Maximum access delay from the clock rise ( $t_{\rm CO}$ ) is 2.6 ns (250 MHz device). The CY7C1347G supports secondary cache in systems using either a linear or interleaved burst sequence. The linear burst sequence is suited for processors that use a linear burst sequence. The burst order is user selectable, and is determined by sampling the MODE input. Accesses <u>can</u> <u>be</u> initiated with either the Address Strobe <u>from Processor (ADSP)</u> or the Address Strobe from Controller (ADSC). Address <u>advancement through</u> the burst sequence is controlled by the ADV input. A two bit on-chip wraparound burst counter captures the first address in a burst sequence and automatically increments the address for the rest of the burst access. Byte write operations are qualified with the Byte Write Enable (BWE) and Byte Write Select (BW $_{[A:D]}$ ) inputs. A Global Write Enable (GW) overrides all byte write inputs and writes data to all four bytes. All writes are simplified with on-chip synchronous self timed write circuitry. Three synchronous Chip Selects $(\overline{CE}_1, CE_2, \overline{CE}_3)$ and an asynchronous Output Enable $(\overline{OE})$ provide for easy bank selection and output tristate control. ADSP is ignored if $\overline{CE}_1$ is HIGH. #### Single Read Accesses This access is initiated when the following conditions are satisfied at clock rise: (1) ADSP or ADSC is asserted LOW, (2) CE<sub>1</sub>, CE<sub>2</sub>, CE<sub>3</sub> are all asserted active, and (3) the write signals (GW, BWE) are all deasserted HIGH. ADSP is ignored if CE<sub>1</sub> is HIGH. The address presented to the address inputs $(A_{[16:0]})$ is stored into the address advancement logic and the Address Register while being presented to the memory core. The corresponding data is allowed to propagate to the input of the Output Registers. At the rising edge of the next clock the data is allowed to propagate through the Output Register and onto the data bus within 2.6 ns (250 MHz device) if OE is active LOW. The only exception occurs when the SRAM is emerging from a deselected state to a selected state, its outputs are always tristated during the first cycle of the access. After the first cycle of the access, the outputs are controlled by the OE signal. Consecutive single read cycles are supported. After the SRAM is deselected at clock rise by the chip select and either ADSP or ADSC signals, its output tristates immediately. ## Single Write Accesses Initiated by ADSP This access is initiated when both of the following conditions are satisfied at clock rise: (1) ADSP is asserted LOW, and (2) $\overline{CE}_1$ , $\overline{CE}_2$ , $\overline{CE}_3$ are all asserted active. The address presented to $A_{[16:0]}$ is loaded into the Address Register and the address advancement logic while being delivered to the RAM core. The write signals (GW, BWE, and $\overline{BW}_{[A:D]}$ ) and $\overline{ADV}$ inputs are ignored during this first cycle. ADSP-triggered write accesses require two clock cycles to complete. If GW is asserted LOW on the second clock rise, the data presented to the DQs and DQPs inputs is written into the corresponding address location in the RAM core. If GW is HIGH, then the write operation is controlled by BWE and BW<sub>[A:D]</sub> signals. The CY7C1347G provides byte write capability that is described in Table 2 on page 8. Asserting the Byte Write Enable input (BWE) with the selected Byte Write (BW $_{[A:D]}$ ) input selectively writes to only the desired bytes. Bytes not selected during a byte write operation remain unaltered. A synchronous self timed write mechanism is provided to simplify the write operations. Because the CY7C1347G is a common IO device, the Output Enable $(\overline{OE})$ must be deasserted HIGH before presenting data to the DQs and DQPs inputs. Doing so tristates the output drivers. As a safety precaution, DQs and DQPs are automatically tristated whenever a write cycle is detected, regardless of the state of $\overline{OE}$ . ### Single Write Accesses Initiated by ADSC ADSC write accesses are initiated when the following conditions are satisfied: (1) ADSC is asserted LOW, (2) ADSP is deasserted HIGH, (3) $CE_1$ , $CE_2$ , $C\overline{E}_3$ are all asserted active, and (4) the appropriate combination of the write inputs (GW, BWE, and BW<sub>[A:D]</sub>) are asserted active to conduct a write to the desired byte(s). ADSC-triggered write accesses require a single clock cycle to complete. The address presented to A<sub>[16:0]</sub> is loaded into the address register and the address advancement logic while being delivered to the RAM core. The ADV input is ignored during this cycle. If a global write is conducted, the data presented to the DQs and DQPs is written into the corresponding address location in the RAM core. If a byte write is conducted, only the selected bytes are written. Bytes not selected during a byte write operation remain unaltered. A synchronous self timed write mechanism has been provided to simplify the write operations. Because the CY7C1347G is a common IO device, the Output Enable ( $\overline{OE}$ ) must be deasserted HIGH before presenting data to the DQs and DQPs inputs. Doing so tristates the output drivers. As a safety precaution, DQs and DQPs are automatically tristated whenever a write cycle is detected, regardless of the state of $\overline{OE}$ . #### **Burst Sequences** The CY7C1347G provides a two bit wraparound counter, fed by $A_{[1:0]}$ , that implements either an interleaved or linear burst sequence. The interleaved burst sequence is designed specifically to support Intel Pentium applications. The linear burst sequence is designed to support processors that follow a linear burst sequence. The burst sequence is user-selectable through the MODE input. Asserting ADV LOW at clock rise automatically increments the burst counter to the next address in the burst sequence. Both read and write burst operations are supported. #### Sleep Mode The ZZ input pin is an asynchronous input. Asserting ZZ places the SRAM in a power conservation "sleep" mode. Two clock cycles are required to enter into or exit from this "sleep" mode. While in this mode, data integrity is guaranteed. Accesses pending when entering the "sleep" mode are not considered valid nor is the completion of the operation guaranteed. The device must be deselected before entering the "sleep" mode. $\overline{CE}_1$ , $\overline{CE}_2$ , $\overline{CE}_3$ , $\overline{ADSP}$ , and $\overline{ADSC}$ must remain inactive for the duration of $\overline{t}_{778EC}$ after the ZZ input returns LOW. ## **Interleaved Burst Sequence** | First<br>Address | Second<br>Address | Third<br>Address | Fourth<br>Address | | | |--------------------|--------------------|--------------------|--------------------|--|--| | A <sub>[1:0]</sub> | A <sub>[1:0]</sub> | A <sub>[1:0]</sub> | A <sub>[1:0]</sub> | | | | 00 | 01 | 10 | 11 | | | | 01 | 00 | 11 | 10 | | | | 10 | 11 | 00 | 01 | | | | 11 | 10 | 01 | 00 | | | ## **Linear Burst Sequence** | First<br>Address | Second<br>Address | Third<br>Address | Fourth<br>Address | | | |--------------------|--------------------|--------------------|--------------------|--|--| | A <sub>[1:0]</sub> | A <sub>[1:0]</sub> | A <sub>[1:0]</sub> | A <sub>[1:0]</sub> | | | | 00 | 01 | 10 | 11 | | | | 01 | 10 | 11 | 00 | | | | 10 | 11 | 00 | 01 | | | | 11 | 00 | 01 | 10 | | | #### **ZZ Mode Electrical Characteristics** | Parameter | Description | Test Conditions | Min | Max | Unit | |--------------------|------------------------------------|---------------------------|-------------------|-------------------|------| | I <sub>DDZZ</sub> | Snooze mode standby current | $ZZ \ge V_{DD} - 0.2V$ | | 40 | mA | | t <sub>ZZS</sub> | Device operation to ZZ | $ZZ \ge V_{DD} - 0.2V$ | | 2t <sub>CYC</sub> | ns | | t <sub>ZZREC</sub> | ZZ recovery time | ZZ ≤ 0.2V | 2t <sub>CYC</sub> | | ns | | $t_{ZZI}$ | ZZ Active to snooze current | This parameter is sampled | | 2t <sub>CYC</sub> | ns | | t <sub>RZZI</sub> | ZZ Inactive to exit snooze current | This parameter is sampled | 0 | | ns | Table 1. Truth Table The Truth Table for part number CY7C1347G is as follows. [2, 3, 4, 5, 6] | Next Cycle | Add.<br>Used | CE <sub>1</sub> | CE <sub>2</sub> | CE <sub>3</sub> | ZZ | ADSP | ADSC | ADV | WRITE | OE | CLK | DQ | |----------------------------|--------------|-----------------|-----------------|-----------------|----|------|------|-----|-------|----|-----|----------| | Deselect Cycle, Power Down | None | Н | Х | Х | L | Х | L | Х | Х | Х | L-H | Tristate | | Deselect Cycle, Power Down | None | L | L | Х | L | L | Х | Х | Х | Х | L-H | Tristate | | Deselect Cycle, Power Down | None | L | Х | Н | L | L | Х | Χ | Х | Х | L-H | Tristate | | Deselect Cycle, Power Down | None | L | L | Х | L | Н | L | Х | Х | Х | L-H | Tristate | | Deselect Cycle, Power Down | None | L | Х | Н | L | Н | L | Х | Х | Х | L-H | Tristate | | Snooze Mode, Power Down | None | Х | Х | Х | Н | Х | Х | Х | Х | Х | Х | Tristate | | Read Cycle, Begin Burst | External | L | Н | L | L | L | Х | Х | Х | L | L-H | Q | | Read Cycle, Begin Burst | External | L | Н | L | L | L | Х | Х | Х | Н | L-H | Tristate | | Write Cycle, Begin Burst | External | L | Н | L | L | Н | L | Х | L | Х | L-H | D | | Read Cycle, Begin Burst | External | L | Н | L | L | Н | L | Х | Н | L | L-H | Q | | Read Cycle, Begin Burst | External | L | Н | L | L | Н | L | Х | Н | Н | L-H | Tristate | | Read Cycle, Continue Burst | Next | Х | Х | Х | L | Н | Н | L | Н | Н | L-H | Tristate | | Read Cycle, Continue Burst | Next | Х | Χ | Х | L | Н | Н | L | Н | L | L-H | Q | | Read Cycle, Continue Burst | Next | Н | Х | Х | L | Х | Н | L | Н | L | L-H | Q | | Read Cycle, Continue Burst | Next | Н | Χ | Χ | L | Х | Н | L | Н | Н | L-H | Tristate | #### Note - 2. X = "Don't Care." H = Logic HIGH, L = Logic LOW. 3. WRITE = L when any one or more Byte Write Enable signals (BWA, BWB, BWC, BWD) and BWE = L or GW = L. WRITE = H when all Byte Write Enable signals (BWA, BWB, BWC, BWD) $\overline{\mathsf{BW}}_\mathsf{B}, \overline{\mathsf{BW}}_\mathsf{C}, \overline{\mathsf{BW}}_\mathsf{D}), \overline{\mathsf{BWE}}, \overline{\mathsf{GW}} = \mathsf{H}.$ - The DQ pins are controlled by the current cycle and the OE signal. OE is asynchronous and is not sampled with the clock. The SRAM always initiates a read cycle when ADSP is asserted, regardless of the state of GW, BWE, or BW<sub>[A:D]</sub>. Writes may occur only on subsequent clocks after the ADSP or with the assertion of ADSC. As a result, OE must be driven HIGH before the start of the write cycle to allow the outputs to tristate. OE is a don't care for the remainder of the write cycle. - 6. $\overline{\text{OE}}$ is asynchronous and is not sampled with the clock rise. It is masked internally during write cycles. During a read cycle all data bits are tristate when $\overline{\text{OE}}$ is inactive or when the device is deselected, and all data bits behave as output when $\overline{\text{OE}}$ is active (LOW). Document #: 38-05516 Rev. \*G Page 7 of 22 Table 1. Truth Table The Truth Table for part number CY7C1347G is as follows. [2, 3, 4, 5, 6] (continued) | Next Cycle | Add.<br>Used | CE <sub>1</sub> | CE <sub>2</sub> | CE <sub>3</sub> | ZZ | ADSP | ADSC | ADV | WRITE | OE | CLK | DQ | |-----------------------------|--------------|-----------------|-----------------|-----------------|----|------|------|-----|-------|----|-----|----------| | Write Cycle, Continue Burst | Next | Х | Х | Х | L | Н | Н | L | L | Х | L-H | D | | Write Cycle, Continue Burst | Next | Н | Х | Х | L | Х | Н | L | L | Х | L-H | D | | Read Cycle, Suspend Burst | Current | Х | Х | Х | L | Н | Н | Н | Н | L | L-H | Q | | Read Cycle, Suspend Burst | Current | Χ | Х | Х | L | Н | Н | Н | Н | Н | L-H | Tristate | | Read Cycle, Suspend Burst | Current | Н | Х | Х | L | Х | Н | Н | Н | L | L-H | Q | | Read Cycle, Suspend Burst | Current | Н | Х | Х | L | Х | Н | Н | Н | Н | L-H | Tristate | | Write Cycle, Suspend Burst | Current | Х | Х | Χ | L | Н | Н | Н | L | Х | L-H | D | | Write Cycle, Suspend Burst | Current | Н | Х | Χ | L | Х | Н | Н | L | Х | L-H | D | Table 2. Partial Truth Table for Read/Write The Partial Truth Table for Read/Write for part number CY7C1347G is as follows. [2, 7] | Function | GW | BWE | BW <sub>D</sub> | BW <sub>C</sub> | BW <sub>B</sub> | BW <sub>A</sub> | |--------------------------------|----|-----|-----------------|-----------------|-----------------|-----------------| | Read | Н | Н | Х | Х | Х | Х | | Read | Н | L | Н | Н | Н | Н | | Write Byte A - DQ <sub>A</sub> | Н | L | Н | Н | Н | L | | Write Byte B – DQ <sub>B</sub> | Н | L | Н | Н | L | Н | | Write Bytes B, A | Н | L | Н | Н | L | L | | Write Byte C – DQ <sub>C</sub> | Н | L | Н | L | Н | Н | | Write Bytes C, A | Н | L | Н | L | Н | L | | Write Bytes C, B | Н | L | Н | L | L | Н | | Write Bytes C, B, A | Н | L | Н | L | L | L | | Write Byte D – DQ <sub>D</sub> | Н | L | L | Н | Н | Н | | Write Bytes D, A | Н | L | L | Н | Н | L | | Write Bytes D, B | Н | L | L | Н | L | Н | | Write Bytes D, B, A | Н | L | L | Н | L | L | | Write Bytes D, C | Н | L | L | L | Н | Н | | Write Bytes D, C, A | Н | L | L | L | Н | L | | Write Bytes D, C, B | Н | L | L | L | L | Н | | Write All Bytes | Н | L | L | L | L | L | | Write All Bytes | L | Х | Х | Х | Х | Х | Document #: 38-05516 Rev. \*G Note7. This table is only a partial listing of the byte write combinations. Any combination of BW<sub>x</sub> is valid. Appropriate write is based on which byte write is active. # **Maximum Ratings** Exceeding the maximum ratings may shorten the battery life of the device. User guidelines are not tested. | Storage Temperature65°C to +150°C | |-----------------------------------------------------------------------------| | Ambient Temperature with Power Applied55°C to +125°C | | Supply Voltage on $V_{\mbox{\scriptsize DD}}$ Relative to GND0.5V to +4.6V | | Supply Voltage on $\rm V_{DDQ}$ Relative to GND–0.5V to +V_{DD} $$ | | DC Voltage Applied to Outputs in High Z State0.5V to V <sub>DD</sub> + 0.5V | | DC Input Voltage $-0.5$ V to $V_{DD}$ + $0.5$ V | | Current into Outputs (LOW)20 mA | | Static Discharge Voltage > 2001V (MIL-STD-883, Method 3015) | | Latch Un Current > 200 mA | ## **Operating Range** | Range | Ambient<br>Temperature | V <sub>DD</sub> | V <sub>DDQ</sub> | |------------|------------------------|-------------------|--------------------| | Commercial | 0°C to +70°C | | 2.5V -5% | | Industrial | -40°C to +85°C | -5%/ <b>+</b> 10% | to V <sub>DD</sub> | # **Neutron Soft Error Immunity** | Parameter | Description | Test<br>Conditions | Тур | Max* | Unit | |-----------|---------------------------------|--------------------|-----|------|-------------| | LSBU | Logical<br>Single Bit<br>Upsets | 25°C | 361 | 394 | FIT/<br>Mb | | LMBU | Logical Multi<br>Bit Upsets | 25°C | 0 | 0.01 | FIT/<br>Mb | | SEL | Single Event<br>Latch up | 85°C | 0 | 0.1 | FIT/<br>Dev | <sup>\*</sup> No LMBU or SEL events occurred during testing, this column represents a statistical $\chi^2$ , 95% confidence limit calculation. For more details refer to Application Note AN 54908 "Accelerated Neutron SER Testing and Calculation of Terrestrial Failure Rates" ## **Electrical Characteristics** Over the Operating Range<sup>[8, 9]</sup> | Parameter | Description | Test Conditions | Min | Max | Unit | |-----------------|---------------------------------------------|---------------------------------------------|------------|------------------------|------| | $V_{DD}$ | Power Supply Voltage | | 3.135 | 3.6 | V | | $V_{DDQ}$ | IO Supply Voltage | | 2.375 | $V_{DD}$ | V | | V <sub>OH</sub> | Output HIGH Voltage | For 3.3V IO, I <sub>OH</sub> = -4.0 mA | 2.4 | | V | | | | For 2.5V IO, I <sub>OH</sub> = -1.0 mA | 2.0 | | V | | V <sub>OL</sub> | Output LOW Voltage | For 3.3V IO, I <sub>OL</sub> = 8.0 mA | | 0.4 | V | | | | For 2.5V IO, I <sub>OL</sub> = 1.0 mA | | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage <sup>[8]</sup> | For 3.3V IO | 2.0 | V <sub>DD</sub> + 0.3V | V | | | | For 2.5V IO | 1.7 | V <sub>DD</sub> + 0.3V | V | | V <sub>IL</sub> | Input LOW Voltage <sup>[8]</sup> | For 3.3V IO | -0.3 | 0.8 | V | | | | For 2.5V IO | -0.3 | 0.7 | V | | I <sub>X</sub> | Input Leakage Current<br>Except ZZ and MODE | $GND \le V_I \le V_{DDQ}$ | <b>-</b> 5 | 5 | μА | | | Input Current of MODE | Input = V <sub>SS</sub> | -30 | | μΑ | | | | Input = V <sub>DD</sub> | | 5 | μΑ | | | Input Current of ZZ | Input = V <sub>SS</sub> | -5 | | μΑ | | | | Input = V <sub>DD</sub> | | 30 | μΑ | | I <sub>OZ</sub> | Output Leakage Current | $GND \le V_I \le V_{DDQ}$ , Output Disabled | -5 | 5 | μΑ | #### Notes - 8. Overshoot: $V_{IH}(AC) < V_{DD}$ +1.5V (pulse width less than $t_{CYC}/2$ ). Undershoot: $V_{IL}(AC) > -2V$ (pulse width less than $t_{CYC}/2$ ). 9. $T_{Power\ up}$ : assumes a linear ramp from 0V to $V_{DD}(min)$ within 200 ms. During this time $V_{IH} < V_{DD}$ and $V_{DDQ} \le V_{DD}$ . # **Electrical Characteristics** (continued) Over the Operating Range<sup>[8, 9]</sup> | Parameter | Description | Test Conditio | ns | Min | Max | Unit | |------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----|-----|------| | I <sub>DD</sub> | V <sub>DD</sub> Operating Supply | $V_{DD} = Max., I_{OUT} = 0 mA,$ | 4 ns cycle, 250 MHz | | 325 | mA | | | Current | $f = f_{MAX} = 1/t_{CYC}$ | 5 ns cycle, 200 MHz | | 265 | mA | | | | | 6 ns cycle, 166 MHz | | 240 | mA | | | | | 7.5 ns cycle, 133 MHz | | 225 | mA | | I <sub>SB1</sub> | Automatic CE | Max. V <sub>DD</sub> , Device Deselected, | 4 ns cycle, 250 MHz | | 120 | mA | | | Power Down Current—TTL Inputs | $V_{IN} \ge V_{IH} \text{ or } V_{IN} \le V_{IL}$<br>$f = f_{MAX} = 1/t_{CYC}$ | 5 ns cycle, 200 MHz | | 110 | mA | | | Ourient TTE inputs | - IMAX - INCYC | 6 ns cycle, 166 MHz | | 100 | mA | | | | | 7.5 ns cycle, 133 MHz | | 90 | mA | | I <sub>SB2</sub> | Automatic CE<br>Power Down<br>Current—CMOS Inputs | $ \begin{array}{l} \text{Max. V}_{\text{DD}}, \text{Device Deselected}, \\ \text{V}_{\text{IN}} \leq 0.3 \text{V or V}_{\text{IN}} \geq \text{V}_{\text{DDQ}} - 0.3 \text{V}, \\ \text{f} = 0 \end{array} $ | All speeds | | 40 | mA | | I <sub>SB3</sub> | Automatic CE | Max. V <sub>DD</sub> , Device Deselected, or | 4 ns cycle, 250 MHz | | 105 | mA | | | Power Down Current—CMOS Inputs | $V_{IN} \le 0.3V$ or $V_{IN} \ge V_{DDQ} - 0.3V$<br>$f = f_{MAX} = 1/t_{CYC}$ | 5 ns cycle, 200 MHz | | 95 | mA | | | Current—Civico inputs | I - IMAX - I/ICYC | 6 ns cycle, 166 MHz | | 85 | mA | | | | | 7.5 ns cycle, 133 MHz | | 75 | mA | | I <sub>SB4</sub> | Automatic CE<br>Power Down<br>Current—TTL Inputs | $\begin{aligned} &\text{Max. V}_{DD}, \text{ Device Deselected,} \\ &\text{V}_{IN} \geq \text{V}_{IH} \text{ or V}_{IN} \leq \text{V}_{IL}, \text{f} = 0 \end{aligned}$ | | | 45 | mA | # Capacitance Tested initially and after any design or process changes that may affect these parameters. | Parameter | Description | Test Conditions | 100 TQFP<br>Max | 119 BGA<br>Max | 165 FBGA<br>Max | Unit | |------------------|--------------------------|-----------------------------------------|-----------------|----------------|-----------------|------| | C <sub>IN</sub> | | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 5 | 5 | 5 | pF | | C <sub>CLK</sub> | Clock Input Capacitance | $V_{DD} = 3.3V.$<br>$V_{DDQ} = 3.3V$ | 5 | 5 | 5 | pF | | C <sub>IO</sub> | Input/Output Capacitance | V <sub>DDQ</sub> = 0.0 V | 5 | 7 | 7 | pF | ### **Thermal Resistance** Tested initially and after any design or process changes that may affect these parameters. | Parameter | Description | Test Conditions | 100 TQFP<br>Package | 119 BGA<br>Package | 165 FBGA<br>Package | Unit | |-----------------|---------------------------------------|-----------------------------------------------------------------|---------------------|--------------------|---------------------|------| | $\Theta_{JA}$ | | Test conditions follow standard test methods and procedures for | 30.32 | 34.1 | 20.3 | °C/W | | Θ <sup>JC</sup> | Thermal Resistance (Junction to Case) | measuring thermal impedance, per EIA/JESD51. | 6.85 | 14.0 | 4.6 | °C/W | Document #: 38-05516 Rev. \*G Page 10 of 22 Figure 4. AC Test Loads and Waveforms ## **Switching Characteristics** Over the Operating Range<sup>[14, 15]</sup> | Dovementer | Description | -2 | 250 | -2 | 200 | -1 | 66 | -1 | 33 | l lm!t | |---------------------|---------------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|--------| | Parameter | Description | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | t <sub>POWER</sub> | V <sub>DD</sub> (Typical) to the first Access <sup>[10]</sup> | | | 1 | | 1 | | 1 | | ms | | Clock | • | • | | • | • | | | • | | | | t <sub>CYC</sub> | Clock Cycle Time | 4.0 | | 5.0 | | 6.0 | | 7.5 | | ns | | t <sub>CH</sub> | Clock HIGH | 1.7 | | 2.0 | | 2.5 | | 3.0 | | ns | | $t_{CL}$ | Clock LOW | 1.7 | | 2.0 | | 2.5 | | 3.0 | | ns | | <b>Output Times</b> | | | | | | | | | | | | t <sub>CO</sub> | Data Output Valid After CLK Rise | | 2.6 | | 2.8 | | 3.5 | | 4.0 | ns | | t <sub>DOH</sub> | Data Output Hold After CLK Rise | 1.0 | | 1.0 | | 1.5 | | 1.5 | | ns | | t <sub>CLZ</sub> | Clock to Low Z <sup>[11, 12, 13]</sup> | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>CHZ</sub> | Clock to High Z <sup>[11, 12, 13]</sup> | | 2.6 | | 2.8 | | 3.5 | | 4.0 | ns | | t <sub>OEV</sub> | OE LOW to Output Valid | | 2.6 | | 2.8 | | 3.5 | | 4.5 | ns | | t <sub>OELZ</sub> | OE LOW to Output Low Z <sup>[11, 12, 13]</sup> | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>OEHZ</sub> | OE HIGH to Output High Z <sup>[11, 12, 13]</sup> | | 2.6 | | 2.8 | | 3.5 | | 4.0 | ns | | Setup Times | 1 | ı | | | | ı | ı | | 1 | | | t <sub>AS</sub> | Address Setup Before CLK Rise | 1.2 | | 1.2 | | 1.5 | | 1.5 | | ns | | t <sub>ADS</sub> | ADSC, ADSP Setup Before CLK Rise | 1.2 | | 1.2 | | 1.5 | | 1.5 | | ns | | t <sub>ADVS</sub> | ADV Setup Before CLK Rise | 1.2 | | 1.2 | | 1.5 | | 1.5 | | ns | | t <sub>WES</sub> | GW, BWE, BW <sub>X</sub> Setup Before CLK Rise | 1.2 | | 1.2 | | 1.5 | | 1.5 | | ns | | t <sub>DS</sub> | Data Input Setup Before CLK Rise | 1.2 | | 1.2 | | 1.5 | | 1.5 | | ns | | t <sub>CES</sub> | Chip Enable Setup Before CLK Rise | 1.2 | | 1.2 | | 1.5 | | 1.5 | | ns | | Hold Times | | | | | | | | | • | | | t <sub>AH</sub> | Address Hold After CLK Rise | 0.3 | | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>ADH</sub> | ADSP, ADSC Hold After CLK Rise | 0.3 | | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>ADVH</sub> | ADV Hold After CLK Rise | 0.3 | | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>WEH</sub> | GW, BWE, BW <sub>X</sub> Hold After CLK Rise | 0.3 | | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>DH</sub> | Data Input Hold After CLK Rise | 0.3 | | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>CEH</sub> | Chip Enable Hold After CLK Rise | 0.3 | | 0.5 | | 0.5 | | 0.5 | | ns | <sup>10.</sup> This part has an internal voltage regulator; t<sub>POWER</sub> is the time that the power must be supplied above V<sub>DD</sub>(min) initially before a read or write operation can be initiated. 11. t<sub>CHZ</sub>, t<sub>CLZ</sub>, t<sub>OELZ</sub>, and t<sub>OEHZ</sub> are specified with AC test conditions shown in part (b) of AC Test Loads and Waveforms on page 11. Transition is measured ±200 mV from steady-state voltage. 12. At any voltage and temperature, t<sub>OEHZ</sub> is less than t<sub>OELZ</sub> and t<sub>CHZ</sub> is less than t<sub>CLZ</sub> to eliminate bus contention between SRAMs when sharing the same data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed to achieve High Z before Low Z under the same system conditions. 13. This parameter is completely and but 100% tested. <sup>13.</sup> This parameter is sampled and not 100% tested. 14. Timing references level is 1.5V when V<sub>DDQ</sub> = 3.3V and is 1.25V when V<sub>DDQ</sub> = 2.5V on all data sheets. 15. Test conditions shown in (a) of AC Test Loads and Waveforms on page 11 unless otherwise noted. ## **Switching Waveforms** Figure 5. Read Cycle Timing<sup>[16]</sup> Note <sup>16.</sup> In this diagram, when $\overline{CE}$ is LOW, $\overline{CE}_1$ is LOW, $\overline{CE}_2$ is HIGH, and $\overline{CE}_3$ is LOW. When $\overline{CE}$ is HIGH, $\overline{CE}_1$ is HIGH, $\overline{CE}_2$ is LOW, or $\overline{CE}_3$ is HIGH. ## Switching Waveforms (continued) Figure 6. Write Cycle Timing<sup>[16, 17]</sup> Note <sup>17.</sup> Full width write can be initiated by either GW LOW, or by GW HIGH, BWE LOW, and BW<sub>x</sub> LOW. ## Switching Waveforms (continued) Figure 7. Read/Write Cycle Timing<sup>[16, 18, 19]</sup> #### Notes <sup>18.</sup> The data bus (Q) remains in High Z following a write cycle, unless a new read access is initiated by ADSP or ADSC. 19. GW is HIGH. # Switching Waveforms (continued) Figure 8. ZZ Mode $Timing^{[20, 21]}$ <sup>20.</sup> Device must be deselected when entering ZZ mode. See Table 1 on page 7 for all possible signal conditions to deselect the device. 21. DQs are in High Z when exiting ZZ sleep mode. # **Ordering Information** The table below contains only the parts that are currently available. If you don't see what you are looking for, please contact your local sales representative. For more information, visit the Cypress website at <a href="http://www.cypress.com">www.cypress.com</a> and refer to the product summary page at <a href="http://www.cypress.com/products">http://www.cypress.com/products</a> Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives and distributors. To find the office closest to you, visit us at http://www.cypress.com/go/datasheet/offices **Table 3. Ordering Information** | Speed<br>(MHz) | Ordering Code | Package<br>Diagram | Package Type | Operating Range | |----------------|-------------------|--------------------|--------------------------------------------------------|-----------------| | 133 | CY7C1347G-133AXC | 51-85050 | 100-Pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Pb-Free | Commercial | | | CY7C1347G-133BGXC | 51-85115 | 119-Ball Ball Grid Array (14 x 22 x 2.4 mm) Pb-Free | ] | | 166 | CY7C1347G-166AXC | 51-85050 | 100-Pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Pb-Free | Commercial | | | CY7C1347G-166AXI | 51-85050 | 100-Pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Pb-Free | Industrial | | 200 | CY7C1347G-200AXC | 51-85050 | 100-Pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Pb-Free | Commercial | | 250 | CY7C1347G-250AXC | 51-85050 | 100-Pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Pb-Free | Commercial | # **Package Diagrams** Figure 9. 100-Pin Thin Plastic Quad Flatpack (14 x 20 x 1.4 mm) NOTE: - 1. JEDEC STD REF MS-026 - BODY LENGTH DIMENSION DOES NOT INCLUDE MOLD PROTRUSION/END FLASH MOLD PROTRUSION/END FLASH SHALL NOT EXCEED 0.0098 in (0.25 mm) PER SIDE BODY LENGTH DIMENSIONS ARE MAX PLASTIC BODY SIZE INCLUDING MOLD MISMATCH - 3. DIMENSIONS IN MILLIMETERS 51-85050 \*B # Package Diagrams (continued) #### Figure 10. 119-Ball BGA (14 x 22 x 2.4 mm) 51-85115 \*B ## Package Diagrams (continued) Figure 11. 165-Ball FBGA (13 x 15 x 1.4 mm) NOTES: SOLDER PAD TYPE: NON-SOLDER MASK DEFINED (NSMD PACKAGE WEIGHT: 0,475g JEDEC REFERENCE: MO-216 / ISSUE E PACKAGE CODE: BBOAC 51-85180 \*B # **Document History Page** | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | |----------|---------|--------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | 224364 | RKF | See ECN | New datasheet | | *A | 276690 | VBL | See ECN | Changed TQFP package in Ordering Information section to Pb-Free TQFP Added comment of BG and BZ Pb-Free package availability | | *B | 333625 | SYT | See ECN | Removed 225 MHz and 100 MHz speed grades Modified Address Expansion balls in the pinouts for 100 TQFP Package as per JEDEC standards and updated the Pin Definitions accordingly Modified $V_{OL}$ , $V_{OH}$ test conditions Replaced TBDs for $\Theta_{JA}$ and $\Theta_{JC}$ to their respective values on the Thermal Resistance table Changed the package name for 100 TQFP from A100RA to A101 Removed comment on the availability of BG Pb-Free package Updated the Ordering Information by shading and unshading MPNs as per availability | | *C | 419256 | RXU | See ECN | Converted from Preliminary to Final. Changed address of Cypress Semiconductor Corporation on Page #1 from "3901 North First Street" to "198 Champion Court" Swapped typo $CE_2$ and $\overline{CE}_3$ in the Truth Table column heading on Page #6 Modified test condition from $V_{IH} \leq V_{DD}$ to $V_{IH} < V_{DD}$ . Modified test condition from $V_{DDQ} < V_{DD}$ to $V_{DDQ} \leq V_{DD}$ Modified "Input Load" to "Input Leakage Current except ZZ and MODE" in the Electrical Characteristics Table. Replaced Package Name column with Package Diagram in the Ordering Information table. Replaced Package Diagram of 51-85050 from *A to *B Replaced Package Diagram of 51-85180 from ** to *A Updated the Ordering Information. | | *D | 480124 | VKN | See ECN | Added the Maximum Rating for Supply Voltage on V <sub>DDQ</sub> Relative to GND. Updated the Ordering Information table. | | *E | 1078184 | VKN | See ECN | Corrected write timing diagram on page 12 | | *F | 2633279 | NXR/AESA | 01/15/09 | Updated Ordering Information and data sheet template. | | *G | 2756998 | VKN | 08/28/09 | Included Soft Error Immunity Data Modified Ordering Information table by including parts that are available and modified the disclaimer for the Ordering information. Updated Package Diagram for spec 51-85180. | ## Sales, Solutions, and Legal Information #### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at cypress.com/sales. #### **Products** PSoC psoc.cypress.com Clocks & Buffers clocks.cypress.com Wireless wireless.cypress.com Memories memory.cypress.com Image Sensors image.cypress.com © Cypress Semiconductor Corporation, 2004-2009. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document #: 38-05516 Rev. \*G Revised August 27, 2009 Page 22 of 22